

# J7VCL MCAL - SoC User Manual

Document Version: 23

Document Owner: Nikki Shah

TI Confidential - NDA Restrictions

Copyright ©2023 Texas Instruments Incorporated



- 1.1. Introduction
- 1.2. Purpose
- 1.3. SoC Architecture
- 1.4. MCAL Scope and HW Peripheral Details
- 1.5. MCAL Integration Details
  - 1.5.1. Dependency:
    - 1.5.1.1. Hardware Dependency on J7200 EVM
    - 1.5.1.2. Compiler
    - 1.5.1.3. PDK
- 1.6. Running Examples:
  - 1.6.1. CCS
    - 1.6.1.1. Load Example Binaries
  - 1.6.2. SBL
- 1.7. MCAL Module User Guide Info:
  - 1.7.1. ADC
  - 1.7.2. DIO
  - 1.7.3. WDG
  - 1.7.4. SPI
  - 1.7.5. CAN
  - 1.7.6. GPT
  - 1.7.7. PWM
    - 1.7.7.1. PWM\_GPT
    - 1.7.7.2. PWM\_EPWM
  - 1.7.8. CDDIPC
  - 1.7.9. FLS
  - 1.7.10. ICU



- 1.7.11. MCU
- 1.8. Build Env:
- 1.9. Steps to Build in Windows:
  - 1.9.1.1. Step 1: Download the windows version of required tools
  - 1.9.1.2. Step 2: Install tools and copy the components
  - 1.9.1.3. Step 4 : Disable generation of cust SBL
  - 1.9.1.4. Step 3 : Build
  - 1.9.1.5. Examples NOT supported in windows build

#### **Document Revision History**

| Revision | Date Author   |               | Description                                                |  |
|----------|---------------|---------------|------------------------------------------------------------|--|
| 0.1      | □ 07 Mar 2022 | Nikki Shah    | Initial Version                                            |  |
| 0.2      | © 09 Dec 2022 | Ashok Kumawat | SoC raleted updates                                        |  |
| v.23     | 13 Feb 2023   | Rohit Tiwari  | Updated the log for CddIPC communication for linux as host |  |



## 1 1.1. Introduction

SoC's such as J7VCL (J7200) family of devices, integrates an MicroController Unit Subsystem (MCU SS) as an chip-in-chip. It operates using a separate voltage supply, clock sources and resets and includes the components needed for device management. This allows the MCUSS to function continuously regardless of the state of the rest of the device. MCU SS has one or more DUAL core Cortex R5F.



# 2 1.2. Purpose

This document is a supplement to the CSP provided with the MCAL product.

The purpose of this document is to highlight J7200 SoC integration details, SoC specific differences and deviations from MCAL Architecture Document, Module User Guide, Design Documents, Test Strategy Document, etc.



## 3 1.3. SoC Architecture

Reference: J7200 DRA821 Processors Silicon Revision 1.0 TRM, Revision: January 2021, J7200 DRA821 Processor SR 1.0

J7VCL device integrates MicroControllerUnit (MCU) dedicated to provide isolated processing entity. This isolated processing entity could be employed to realize an ASIL system (upto ASIL D). The block diagrams of J7VCL is as shown below, the integrated MCU is referred as MCU SS. The AUTOSAR is expected to be hosted on MCU SS (or WAKEUP/MUC of J7VCL) and other R5F in Main domain, in case of J7VCL class of devices. The MCU SS will have dual core lock-step R5F processor. The MCAL drivers provided will use peripheral within the MCU SS and shared peripherals within the SoC.

J7VCL SoCs are expected to be used in various automotive ECUs (such as front-camera ADAS, SRV, Gate Way, Head-Unit, etc...). AUTOSAR is the industry standard software architecture that allows OEM's software applications to scale to different vehicles, different SoCs, while maintaining safety and functional requirements. DRA821 SoC dedicates MCU SS to host AUTOSAR stack and provide a isolated processing entity.

TI Confidential - NDA Restrictions

Revision: 23

Page 6 of 85







# 4 1.4. MCAL Scope and HW Peripheral Details

|   | MCAL Driver | HW Peripheral Details | Device Specific Recommendations                                                                                                                                                                                                                                                                                                    |
|---|-------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | ADC         | 2x ADC Instances      | NA                                                                                                                                                                                                                                                                                                                                 |
| 2 | DIO         | 7x GPIO Instances     | NA                                                                                                                                                                                                                                                                                                                                 |
| 3 | GPT         | 16x DM Timers         | NA                                                                                                                                                                                                                                                                                                                                 |
| 4 | WDG         | 12x RTI Instances     | NA                                                                                                                                                                                                                                                                                                                                 |
| 5 | SPI         | 11 McSPI Devices      | <ol> <li>Below SPI instances for TDA4x have limitations:</li> <li>MCSPI7 from the main domain does not support master mode.</li> <li>MCSPI17 from the main domain and MCU_MCSPI2 from MCU domain.</li> <li>Below SPI instances of device variants TDA4x does not support master mode and are not pinned out externally.</li> </ol> |

TI Confidential - NDA Restrictions Revision: 23

Page 8 of 85



|    | MCAL Driver | HW Peripheral Details                    | Device Specific Recommendations |  |
|----|-------------|------------------------------------------|---------------------------------|--|
| 6  | ICU         | 3x ECAP Instances                        | NA                              |  |
| 7  | FLS         | OSPI<br>External Flash Device: S28HS512T | NA                              |  |
| 8  | PWM (Timer) | 16x DM Timers                            | NA                              |  |
| 9  | EPWM        | 6x EPWM Instances                        | NA                              |  |
| 10 | CDD IPC     |                                          |                                 |  |
| 11 | ЕТН         | TBD                                      |                                 |  |
| 12 | MCU         | TBD                                      | NA                              |  |

Below table outlines specific HW IP usage per module:

TI Confidential - NDA Restrictions Revision: 23

Page 9 of 85



|   | SW Modules | HW IP                       |
|---|------------|-----------------------------|
| 1 | ADC        | adc12_16ffc_10_rel.1.0.x    |
| 2 | DIO        | gpio_144_10_rel.1.5.x       |
| 3 | WDG        | rti_10_rel.0.0.x            |
| 4 | CAN        | mcanss_10_rel.1.1.x         |
| 5 | SPI        | spi_10_rel.2.11.x           |
| 6 | GPT        | dmtimer_dmc1ms_10_rel.1.0.x |
| 7 | PWM        | dmtimer_dmc1ms_10_rel.1.0.x |
| 8 | EPWM       | ehrpwm_10_rel.1.3.x         |
| 9 | ICU        | ecap_10_rel.1.0.x           |

Page 10 of 85



|    | SW Modules | HW IP                   |
|----|------------|-------------------------|
| 10 | FLS        | ospi_10_rel.1.0.x       |
| 11 | CDD IPC    | ksipc_mailbox_rel.1.0.x |

Page 11 of 85



# 5 1.5. MCAL Integration Details

J7VCL MCAL is delivered as a component within Processor SDK and part of MCUSW.

J7VCL MCAL examples are dependent on an SDK and will require that proper dependencies are met.

## 5.1 1.5.1. Dependency:

## 5.1.1 **1.5.1.1.** Hardware Dependency on J7200 EVM

EVM:

Contact your FAE for documents describing the EVM



| 'I Confidential - NDA Restrictions |  |
|------------------------------------|--|
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |

Revision: 23

Page 13 of 85



J7200 EVM NO Boot Mode / CCS:

TI Confidential - NDA Restrictions Revision: 23

Page 14 of 85



| PLC-utid-utid. NDA Destriction     |  |
|------------------------------------|--|
| TI Confidential - NDA Restrictions |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |

Revision: 23

Page 15 of 85



J7200 EVM MMC/SD Boot Mode:



| TI Confidential - NDA Restrictions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| T COMMUNICATION TO THE THEORY OF THE THE THEORY OF THE THE THEORY OF THE THE THEORY OF THE THEORY OF THE THEORY OF THE THE THE THEORY OF THE THEORY OF THE THEORY OF THE THE THE THE THE |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |

Revision: 23

Page 17 of 85



J7200 EVM OSPI Boot Mode:

TI Confidential - NDA Restrictions Revision: 23

Page 18 of 85



| PLC-utid-utid. NDA Destriction     |  |
|------------------------------------|--|
| TI Confidential - NDA Restrictions |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |
|                                    |  |

Revision: 23

Page 19 of 85



#### **Emulator:**

J7200 EVM includes an on-board XDS110 USB emulator, which could be used with CCS. Please contact your FAE for documents describing the EVM.

An external emulator such as Spectrum Digital XDS560V2 could be used. While creating the target, please select the emulator that is being used. Refer to MCUSW User Guide for details.

### 5.1.2 **1.5.1.2. Compiler**

The SDK with which MCUSW is expected to be used, packages all required compiler and code generation tools required by MCUSW. The Configurator would be an exception, please refer to MCUSW User Guide for details.

MCUSW has now migrated to the TI Arm Clang compiler. Some benefits of this migration include:

- Excellent C/C++ standards support
- Improved code size over.
- Ease of use with fast compiles and expressive diagnostic messages.

### 5.1.3 **1.5.1.3. PDK**

"PDK" is a component within Processor SDK. Following section list the sub-components of PDK that are used / required by MCAL modules.

Please check release note that came with this release for the compatible version of PDK/SDK.

#### **UDMA:**

UDMA is used to move data between peripherals and memory.

• The Eth MCAL module relies on UDMA driver.



• SPI Driver relied on UDMA driver for DMA mode.

#### **MCAL Example Application**

- Applications rely on SCI Client to request interrupt number as resource.
- Applications rely on OSAL to register MCAL modules interrupts.
- Applications rely on UART driver to print on console.
- For MCU21 applications, please note that sciserver\_testapp needs to be run on mcu1\_0 core.



## 6 1.6. Running Examples:

### 6.1 1.6.1. CCS

IDE (CCS)

Code Composer Studio is an integrated development environment (IDE) that supports TI's Microcontroller and Embedded Processors portfolio.

- CCS Link
- Download

J7200

- 1. Supported CCS version is detailed in SDK Release Notes
- 2. Installation and configuration of GEL files is detailed in SDK How To

### 6.1.1 1.6.1.1. Load Example Binaries

- 1. Ensure boot mode of the EVM is configured as described in No Boot mode.
- 2. UART / Console for demo application logs / messages
  - J7200 EVM had 2 UART ports
  - UART port named MCU UART would be used when demo applications are hosted on MCU R5F (mcu 1 0)
  - UART port named Main UART would be used when demo applications are hosted on MAIN R5F (mcu 2 1)
- 3. CCS Setup & Steps to run from CCS Refer the SDK Release Notes user guide for generic test setup details and steps to run the examples/demos using CCS/SBL.
- 4. Reset MCU\_Cortex\_R5\_0\_0 core
- 5. In core MCU\_Cortex\_R5\_0\_0, load binary (driver name)\_app\_mcu1\_0\_(release or debug).xer5f



- J7200 MCAL Binaries is available at (\$PSDKRA\_INSTALL\_PATH)/mcusw/binary/(driver name)\_app/bin/j7200\_evm/
- Some of the example applications (ipc) would have more than 1 binaries. The name of the binaries specify the core that it's intended to hosted on
- 6. Run example
  - Expect to see prints on CCS console or UART console. See "Setup Build Environment" in MCUSW User Guide.
- 7. On Core MCU 2 1
  - UART port on which prints are displayed is different, ensure to connect UART port named **UART** on the EVM
  - J7200 MCAL Binaries is available at (\$PSDKRA\_INSTALL\_PATH)/mcusw/binary/(driver name)\_app/bin/j7200\_evm/(driver name)\_app\_mcu2\_1\_(release or debug).xer5f
  - Connect to MAIN Cortex R5 0 1
  - Load binaries and run

#### 6.2 1.6.2. SBL

#### SD/MMC

To build the SBL binary for SD/MMC, please use the following command:

\$cd (\$PSDKRA\_INSTALL\_PATH)/pdk\_jacinto\_07\_xx\_xx/packages/ti/build \$make sbl\_mmcsd\_img

 $Post\ compilation\ of\ SBL,\ the\ SBL\ binary\ can\ be\ found\ at\ (\$PSDKRA\_INSTALL\_PATH)/(pdk-install-folder)/packages/ti/boot/sbl/binary/j7200\_evm/(boot-media)/bin/*.tiimage$ 

To bo able to boot from SD card copy the following to the SD card boot partition (FAT32)

- Copy SBL binary sbl\_mmcsd\_img\_mcu1\_0\_release.tiimage as tiboot3.bin
- Copy the tifs.bin form (\$PSDKRA\_INSTALL\_PATH)/(pdk-install-folder)/packages/ti/drv/sciclient/soc/V1/tifs.bin as tifs.bin in case of J721E
- Copy the tifs.bin form (\$PSDKRA\_INSTALL\_PATH)/(pdk-install-folder)/packages/ti/drv/sciclient/soc/V2/tifs.bin as tifs.bin in case of J7200
- Copy the application from (\$PSDKRA\_INSTALL\_PATH)/mcusw/binary/(driver name)\_app/bin/j7200\_evm)/.\*appimage to the SD card boot partition as **app**
- $\bullet \ \ \mathsf{MMC} \ \mathsf{SD} \text{:} \ \mathsf{Ensure} \ \mathsf{The} \ \mathsf{bootmode} \ \mathsf{switches} \ \mathsf{are} \ \mathsf{configured} \ \mathsf{as} \ \mathsf{described} \ \mathsf{in} \ \mathsf{MMC/SD} \ \mathsf{Boot} \ \mathsf{Mode}.$



#### **OSPI**

Steps below highlight the steps required to program OSPI with binary image

#### **Software Prerequisites**

• Download and install the latest Uniflash version 6.1 from https://www.ti.com/tool/UNIFLASH

#### Board Setup for Flashing OSPI

- Configure SW3 on CP board for below values
   SW3: 1-ON, 2-OFF, 3-OFF, 4-OFF, 5-OFF, 6-OFF, 7-OFF, 8-OFF
- Configure Boot switches to 'UART' mode SW8: 1-OFF, 2-OFF, 3-OFF, 4-OFF, 5-OFF, 6-OFF, 7-OFF, 8-OFF SW9: 1-OFF, 2-ON, 3-ON, 4-ON, 5-OFF, 6-OFF, 7-OFF, 8-OFF
- Connect micro USB cable to MCU UART port (J43) and host PC Configure serial console application on host PC to use MCU UART port with '115200 8N1' configuration

#### Procedure for Flashing OSPI

- 1. Load the uart flash writer binary uart\_j7200\_evm\_flash\_programmer\_release.tiimage @ 0th location.
  - Flash programmer is available as part of Uniflash at (Path to Uniflash Install Directory)/processors/FlashWriter/j7200\_evm
  - Goto Uniflash Install Directory and run the following commands from that path.

    Eg: dslite.bat --mode processors -c COM55 -f C:\ti\uniflash\_6.1.0\processors\FlashWriter\j7200\_evm\uart\_j7200\_evm\_flash\_programmer\_release.tiimage -i 0
- 2. Make sure the character 'C' is getting displayed on the serial console. Make a note of the COM port number.
- 3. Close all the serial console applications on host PC, disconnect and reconnect micro USB cable connected to MCU UART port (J43)
- 4. Run the below command to flash the SBL to OSPI flash dslite.bat –mode processors -c (COM Port#) -f (Boot Image) -d 3 -o 0
  - COM port#: COM port number on which J7 MCU UART serial port is connected
  - Boot Image: SBL image (sbl\_ospi\_img\_mcu1\_0\_release.tiimage) with full path.



Eg: dslite.bat --mode processors -c COM55 -f C:\ti\j7\_evm\_repo\pdk\packages\ti\boot\sbl\binary\j7200\_evm\ospi\bin\sbl\_ospi\_img\_mcu1\_0\_release.tiimage -d 3 -o 0

- 5. Run the below command to flash the system firmware to OSPI flash dslite.bat –mode processors -c (COM Port#) -f (SYSFW Image) -d 3 -o 80000
  - COM port#: COM port number on which J7 MCU UART serial port is connected
  - SYSFW Image: System firmware image with full path.

    Eg: dslite.bat --mode processors -c COM55 -f C:\ti\j7\_evm\_repo\pdk\packages\ti\drv\sciclient\soc\V2\tifs.bin -d 3 -o 80000
- 6. Run the below command to flash the app image to OSPI flash dslite.bat -mode processors -c (COM Port#) -f (App Image) -d 3 -o 100000
  - COM port#: COM port number on which J7 MCU UART serial port is connected
  - App Image: Application image with full path name.
     Eg: dslite.bat --mode processors -c COM55 -f C:
  - \ti\j7\_evm\_repo\pdk\packages\ti\binary\udma\_memcpy\_testapp\bin\j7200\_evm\udma\_memcpy\_testapp\_mcu1\_0\_release.appimage -d 3 -o 100000
- 7. Run the below command to flash OSPI PHY tuning binary. In case of J7200 flash at location 3FC0000 and for J721E at 3FE0000 dslite.bat –mode processors -c (COM Port#) -f (nor\_spi\_patterns.bin) -d 3 -o 3FE0000
  - COM port#: COM port number on which J7 MCU UART serial port is connected
  - OSPI Phy Bin: nor\_spi\_patterns.bin. Eg: dslite.bat--mode processors -c COM55 -f C:\ti\j7\_evm\_repo\pdk\packages\ti\board\src\flash\nor\ospi\nor\_spi\_patterns.bin -d 3 -o 3FE0000

**Note**: In Windows, during flashing if you get any error "Unknown response from the target", please disconnect and reconnect micro USB cable and then try to flash again. **Note**: For J7200 platform, during flashing please select from uniflash\_6.1.0/processors/FlashWriter/j7200\_evm/uart\_j7200\_evm\_flash\_programmer\_release.tiimage.

Procedure for Verifying OSPI Boot

- After successful flashing, power OFF the board and configure it for OSPI boot.
- Connect micro USB cable to MCU UART port (J43) and host PC Configure serial console application on host PC to use MCU UART port with '115200 8N1' configuration
- Power ON the board and confirm the boot logs on serial console



| Mode         | Switch Settings                |
|--------------|--------------------------------|
| UART         | SW8: 0000_0000, SW9: 0111_0000 |
| OSPI (J721E) | SW8: 0000_0000, SW9: 0100_0000 |
| OSPI (J7200) | SW8: 1000_0010, SW9: 0011_0000 |
| OSPI(J721S2) | SW8: 0000_1010, SW9: 0110_0000 |

Page 26 of 85



### 7 1.7. MCAL Module User Guide Info:

#### 7.1 **1.7.1. ADC**

#### Sample Log

#### J7200

```
ADC_APP: Sample Application - STARTS !!!
ADC_APP: Variant - Post Build being used !!!
ADC_APP: GROUPS 1: HWUNIT 1: LOOP COUNT 5: NUM STREAMS 1:!!!
ADC_APP: ADC MCAL Version Info
ADC_APP: -----
ADC_APP: Vendor ID
                   : 44
ADC_APP: Module ID
                   : 123
ADC_APP: SW Major Version : 2
ADC_APP: SW Minor Version : 0
ADC_APP: SW Patch Version
                         : 0
ADC_APP: ADC INTERNAL DIAGNOSTIC DEBUG MODE Test
ADC_APP: ADC_UNIT_0 Internal Diagnostic Debug Mode - Enabled
 Result Buffer Content
```

TI Confidential - NDA Restrictions

Revision: 23

Page 27 of 85



ADC Group 0 Log:

ADC Group & Log:

| Channel | Stream | HW_CH   | ADC Value  | Volt    |
|---------|--------|---------|------------|---------|
|         |        |         |            |         |
| 0       | 0      | ADC_IN0 | 0x00000ff6 | 1796 mV |

Read Buffer Content

ADC Group 0 Log:

-----

| Channel | Set Idx     | HW_CH                   | ADC Value                              | Volt                          |
|---------|-------------|-------------------------|----------------------------------------|-------------------------------|
| 0 0     | 0<br>1<br>2 | ADC_IN0 ADC_IN0 ADC_IN0 | 0x00000ff6<br>0x00000ff6<br>0x00000ff6 | 1796 mV<br>1796 mV<br>1796 mV |
| 0       | 3           | ADC_IN0                 | 0x00000ff6                             | 1796 mV                       |
| 0       | 4           | ADC_IN0                 | 0x00000ff6                             | 1796 mV                       |

ADC\_APP: ADC\_UNIT\_0 Internal Diagnostic Debug Mode - Disabled

ADC\_APP: ADC Functional Operation Test

Result Buffer Content

ADC Group 0 Log:

TI Confidential - NDA Restrictions Revision: 23

Page 28 of 85



| Channel | Stream | HW_CH   | ADC Value  | Volt    |  |  |
|---------|--------|---------|------------|---------|--|--|
|         |        |         |            |         |  |  |
| 0       | 0      | ADC_IN0 | 0x00000e4d | 1609 mV |  |  |

## Read Buffer Content

### ADC Group 0 Log:

| Channel  | Set Idx     | HW_CH        | ADC Value    | Volt |    |
|----------|-------------|--------------|--------------|------|----|
| 0        | 0           | ADC_IN0      | 0x00000d1a   | 1474 | mV |
| 0        | 1           | ADC_IN0      | 0x00000e50   | 1610 | mV |
| 0        | 2           | ADC_IN0      | 0x00000e57   | 1613 | mV |
| 0        | 3           | ADC_IN0      | 0x00000e53   | 1611 | mV |
| 0        | 4           | ADC_IN0      | 0x00000e4d   | 1609 | mV |
| Warning. | ADC Group 6 | ) values are | out of range | 1.1  |    |

Warning: ADC Group 0 values are out of range!!

ADC\_APP: ADC Stack Usage: 2812 bytes

ADC\_APP: ADC Test Passed!!!

ADC\_APP: Sample Application - DONE !!!



### 7.2 **1.7.2. DIO**

#### Pin Mapping J7200

In case of J7200, each Dio instance supports 9 banks of 16 DIO signals/pins or channels (2 in WKUP and 4 in Main domain). Please note in each instance there are some pins that are not pinned out and are reserved.

The mapping of pins in the different instances is shown in the following table. For this implementation the absolute numbering of channel ids starts from the Dio instance in the wakeup domain. Please refer TRM for more details.

| Instance    | Pin Number | Channelld | Port ID | Available/Not Available |
|-------------|------------|-----------|---------|-------------------------|
| WKUP_GPIO 0 | 0          | 0         | 0       | Available               |
| :           | ÷          | :         | :       | Available               |
| WKUP_GPIO 0 | 31         | 31        | 0       | Available               |
| WKUP_GPIO 0 | 32         | 32        | 1       | Available               |
| :           | :          | :         | :       | Available               |
| WKUP_GPIO 0 | 63         | 63        | 1       | Available               |

TI Confidential - NDA Restrictions Revision: 23

Page 30 of 85



| Instance    | Pin Number | Channelld | Port ID | Available/Not Available |
|-------------|------------|-----------|---------|-------------------------|
| WKUP_GPIO 0 | 64         | 64        | 2       | Available               |
| :           | :          | :         | :       | Available               |
| WKUP_GPIO 0 | 83         | 83        | 2       | Available               |
| WKUP_GPIO 0 | 84         | х         | х       | Not Available           |
| :           | :          | :         | :       | Not Available           |
| WKUP_GPIO 0 | 143        | х         | х       | Not Available           |
| WKUP_GPIO 1 | 0          | 144       | 3       | Available               |
| :           | :          | :         | :       | Available               |
| WKUP_GPIO 1 | 31         | 175       | 3       | Available               |

Page 31 of 85



| Instance    | Pin Number | Channelld | Port ID | Available/Not Available |
|-------------|------------|-----------|---------|-------------------------|
| WKUP_GPIO 1 | 32         | 176       | 4       | Available               |
| :           | :          | :         | :       | Available               |
| WKUP_GPIO 1 | 63         | 207       | 4       | Available               |
| WKUP_GPIO 1 | 64         | 208       | 5       | Available               |
| :           | :          | :         | :       | Available               |
| WKUP_GPIO 1 | 83         | 227       | 5       | Available               |
| WKUP_GPIO 1 | 84         | х         | X       | Not Available           |
| :           | :          | :         | :       | Not Available           |
| WKUP_GPIO 1 | 143        | х         | Х       | Not Available           |

Page 32 of 85



| Instance | Pin Number | Channelld | Port ID | Available/Not Available |
|----------|------------|-----------|---------|-------------------------|
| GPIO 0   | 0          | 288       | 6       | Available               |
| :        | :          | :         | :       | Available               |
| GPIO 0   | 31         | 319       | 6       | Available               |
| GPIO 0   | 32         | 320       | 7       | Available               |
| :        | :          | :         | :       | Available               |
| GPIO 0   | 63         | 351       | 7       | Available               |
| GPIO 0   | 64         | 352       | 8       | Available               |
| :        | :          | :         | :       | Available               |
| GPIO 0   | 95         | 383       | 8       | Available               |

Page 33 of 85



| Instance | Pin Number | Channelld | Port ID | Available/Not Available |
|----------|------------|-----------|---------|-------------------------|
| GPIO 0   | 96         | 384       | 9       | Available               |
| :        | ·          | :         | :       | Available               |
| GPIO 0   | 127        | 415       | 9       | Available               |
| GPIO 0   | 128        | х         | X       | Not Available           |
| :        | :          | :         | ·       | Not Available           |
| GPIO 0   | 143        | х         | X       | Not Available           |
| GPIO 2   | 0          | 576       | 12      | Available               |
| :        | :          | :         | :       | Available               |
| GPIO 2   | 31         | 607       | 12      | Available               |

Page 34 of 85



| Instance | Pin Number | Channelld | Port ID | Available/Not Available |
|----------|------------|-----------|---------|-------------------------|
| GPIO 2   | 32         | 608       | 13      | Available               |
| ·        | :          | :         | :       | Available               |
| GPIO 2   | 63         | 639       | 13      | Available               |
| GPIO 2   | 64         | 640       | 14      | Available               |
| ·        | :          | :         | :       | Available               |
| GPIO 2   | 95         | 671       | 14      | Available               |
| GPIO 2   | 96         | 672       | 15      | Available               |
| :        | :          | :         | :       | Available               |
| GPIO 2   | 127        | 703       | 15      | Available               |

Page 35 of 85



| Instance | Pin Number | Channelld | Port ID | Available/Not Available |
|----------|------------|-----------|---------|-------------------------|
| GPIO 2   | 128        | х         | х       | Not Available           |
| :        | :          | :         | :       | Not Available           |
| GPIO 2   | 143        | х         | х       | Not Available           |
| GPIO 4   | 0          | 864       | 18      | Available               |
| :        | :          | :         | :       | Available               |
| GPIO 4   | 31         | 895       | 18      | Available               |
| GPIO 4   | 32         | 896       | 19      | Available               |
| :        | :          | :         | :       | Available               |
| GPIO 4   | 63         | 927       | 19      | Available               |

Page 36 of 85



| Instance | Pin Number | Channelld | Port ID | Available/Not Available |
|----------|------------|-----------|---------|-------------------------|
| GPIO 4   | 64         | 928       | 20      | Available               |
| :        | ·          | ·         | :       | Available               |
| GPIO 4   | 95         | 959       | 20      | Available               |
| GPIO 4   | 96         | 960       | 21      | Available               |
| :        | :          | :         | :       | Available               |
| GPIO 4   | 127        | 991       | 21      | Available               |
| GPIO 4   | 128        | х         | X       | Not Available           |
| :        | ·          | :         | :       | Not Available           |
| GPIO 4   | 143        | х         | X       | Not Available           |

TI Confidential - NDA Restrictions Revision: 23

Page 37 of 85



| Instance | Pin Number | Channelld | Port ID | Available/Not Available |
|----------|------------|-----------|---------|-------------------------|
| GPIO 6   | 0          | 1152      | 25      | Available               |
| :        | :          | :         | :       | Available               |
| GPIO 6   | 31         | 1183      | 25      | Available               |
| GPIO 6   | 32         | 1184      | 26      | Available               |
| :        | :          | :         | :       | Available               |
| GPIO 6   | 63         | 1215      | 26      | Available               |
| GPIO 6   | 64         | 1216      | 27      | Available               |
| :        | :          | :         | :       | Available               |
| GPIO 6   | 95         | 1247      | 27      | Available               |

TI Confidential - NDA Restrictions Revision: 23

Page 38 of 85



| Instance | Pin Number | Channelld | Port ID | Available/Not Available |
|----------|------------|-----------|---------|-------------------------|
| GPIO 6   | 96         | 1248      | 28      | Available               |
| :        | :          | :         | :       | Available               |
| GPIO 6   | 127        | 1279      | 28      | Available               |
| GPIO 6   | 128        | х         | Х       | Not Available           |
| :        | :          | :         | :       | Not Available           |
| GPIO 6   | 143        | х         | Х       | Not Available           |

### Sample Log

J7200



Main Domain Channels written
Channel read DIO\_PinLevel[0] = 0
Channel read DIO\_PinLevel[1] = 1
Channel read DIO\_PinLevel[2] = 0

DIO Service API Read-back Channel Main Domain Succeeds !!!

DIO Test A: Service API: Write/Read Channel completed

TI Confidential - NDA Restrictions Revision: 23

Page 40 of 85



**Test B. Write and Read Channel Group** 

-----

DIO Service Read/Write Channel Group Read-back Succeeds!!!

DIO Test B: Service API: Write/Read Channel Group completed

**Test C. Write and Read Port** 

-----

DIO Service API Read-Back Port succeeds!!!

DIO Service API Read-Back Port Main Domain succeeds!!!

DIO Test C: Service API: Write/Read Port completed

Test D. Flip Channel

-----

Pin Value Before Flip: 0 Pin Value After Flip: 1

DIO Test D: Service API: Flip Channel completed

Pin Value Before Flip: 1 Pin Value After Flip: 0

DIO Test D: Service API: Flip Channel Main Domain completed

TI Confidential - NDA Restrictions

Revision: 23

Page 41 of 85



#### Test E. Dio\_RegisterReadback

-----

**DIO register readback compare Passed!!** 

DIO register(WKUP\_GPIO0\_B01\_Ch8) direction is Input!!

DIO register readback compare Main Domain Passed!!

DIO register direction(GPIO0\_B01\_Ch0) is Input!!

DIO register(GPIO0\_B01\_Ch22) direction is Output!!

DIO Test E: Service API: Register Read-back completed

DIO Stack Usage: 2764 bytes

-----

DioApp: Sample Application - Completes successfully !!!

### 7.3 **1.7.3. WDG**

#### Sample Log

J7200

User Input: To generate an interrupt (via ESM)

TI Confidential - NDA Restrictions Revision: 23

Page 42 of 85



```
Starting WDG test !!!
WDG MCAL Version Info
Vendor ID
                   : 44
Module ID
                  : 102
SW Major Version : 2
SW Minor Version : 0
SW Patch Version : 0
On Expiry of WDG timeout Please enter:
0 To generate an interrupt (via ESM)
1 To drive MCU_SAFETY_ERROR Pin low (via ESM)
Variant - Pre Compile being used !!!
WDG timeout is configured for 2000 millisecs
Number of times WDG will be serviced: 5
WDG ESM Interrupt will be generated after 2000 * 5 i.e 10000 millisecs
WDG Elapsed and generated an event to ESM
ESM has generated an Interrupt
WDG App Completed as expected!!!
Please refer user guide on usage details
WDG Stack Usage : 2764 bytes
WDG Test Passed!!!
```

TI Confidential - NDA Restrictions

Revision: 23

Page 43 of 85



# 7.4 **1.7.4. SPI**

Spi Instance ID mapping and ISR mapping

11 spi instances are supported by this driver implementation (8 instances in Main Domain & 3 in MCU Domain in case of J721E/J7200/J721S2). The following table lists the mapping between instance of MCSPI and SpiChannelld of the configurator

| Spi HwUnit Id | Spi Instance | Associated ISR           |
|---------------|--------------|--------------------------|
| 0             | MCU SPI 0    | Spi_IrqUnitMcuMcspi0TxRx |
| 1             | MCU SPI 1    | Spi_IrqUnitMcuMcspi1TxRx |
| 2             | MCU SPI 2    | Spi_IrqUnitMcuMcspi2TxRx |
| 3             | SPI 0        | Spi_IrqUnitMcspi0TxRx    |
| 4             | SPI 1        | Spi_IrqUnitMcspi1TxRx    |
| 5             | SPI 2        | Spi_IrqUnitMcspi2TxRx    |

TI Confidential - NDA Restrictions Revision: 23

Page 44 of 85



| Spi HwUnit Id | Spi Instance | Associated ISR        |
|---------------|--------------|-----------------------|
| 6             | SPI 3        | Spi_IrqUnitMcspi3TxRx |
| 7             | SPI 4        | Spi_IrqUnitMcspi4TxRx |
| 8             | SPI 5        | Spi_IrqUnitMcspi5TxRx |
| 9             | SPI 6        | Spi_IrqUnitMcspi6TxRx |
| 10            | SPI 7        | Spi_IrqUnitMcspi7TxRx |

## Sample Log

#### J7200

TI Confidential - NDA Restrictions Revision: 23

Page 45 of 85



```
Module ID
                    : 83
SW Major Version
                    : 2
SW Minor Version
                    : 0
SW Patch Version
                    : 0
SPI_APP: CH 1: JOBS 1: SEQ 1: Max HWUNIT 1: NUM OF WORDS 10000:!!!
SPI_APP: SPI Async transmit in progress!!
SPI_APP: SPI Hwunit 0 configuration Register Readback values
SPI_APP: MCSPI_HL_REV
                                        : 0x40301a0b
SPI_APP: MCSPI_HL_HWINFO
                                        : 0x9
SPI_APP: MCSPI_HL_SYSCONFIG
                                        : 0x4
SPI_APP: MCSPI_REVISION
                                                : 0x2b
SPI_APP: MCSPI_SYSSTATUS
                                        : 0x1
SPI_APP: MCSPI_SYST
                                        : 0x0
SPI_APP: MCSPI_MODULCTRL
                                        : 0x1
SPI_APP: MCSPI_SYSCONFIG
                                        : 0x308
SPI_APP: MCSPI_CH0CONF
                                        : 0x20050f80
SPI_APP: MCSPI_CH1CONF
                                        : 0x60000
SPI_APP: MCSPI_CH2CONF
                                        : 0x60000
SPI_APP: MCSPI_CH3CONF
                                        : 0x60000
SPI_APP: MCSPI_IRQENABLE
                                        : 0x0
SPI_APP: SPI Stack Usage: 2844 bytes
SPI_APP: SPI Loopback Test Passed!!!
```

TI Confidential - NDA Restrictions

Revision: 23

Page 46 of 85



7.5 **1.7.5. CAN** 

Sample Log

J7200

TI Confidential - NDA Restrictions Revision: 23

Page 47 of 85



CAN\_APP: Sample Application - STARTS !!!

CAN\_APP: Variant - Pre Compile being used !!!

CAN\_APP: Successfully Enabled CAN Transceiver MCU MCANO!!!
CAN\_APP: Successfully Enabled CAN Transceiver MCU MCAN1!!!
CAN\_APP: Message Id Received 400000a0 Message Length is 64

CAN\_APP: Can Controller Instance MCAN 0 Internal LoopBack Mode Test Passed

CAN\_APP: Message Id Received c00000b0 Message Length is 64

CAN\_APP: Can Controller Instance MCAN 1 Internal LoopBack Mode Test Passed

CAN\_APP: Message Id Received 400000c0 Message Length is 64

CAN\_APP: Can Controller Instance MCAN 2 Internal LoopBack Mode Test Passed

TI Confidential - NDA Restrictions Revision: 23



CAN\_APP: Safety Diagnostic API functionality test for controller MCAN 0

CAN\_APP: Can\_EnableIntr() API test

CAN\_APP: Successfully Enabled TOO interrupt CAN\_APP: Successfully Enabled PEA interrupt

CAN\_APP: Can\_GetIntrStatus() API test

**CAN\_APP:** No error event occured

CAN\_APP: Can\_ClearIntrStatus() API test CAN\_APP: Interrupt Status Clear Successful

CAN\_APP: Can\_DisableIntr() API test

CAN\_APP: Successfully Disable TOO interrupt CAN\_APP: Successfully Disable PEA interrupt CAN\_APP: Can\_RegisterReadback() API test CAN\_APP: Can\_RegisterReadback Successful

TI Confidential - NDA Restrictions Revision: 23

Page 49 of 85



CAN\_APP: Safety Diagnostic API functionality test for controller MCAN 1

CAN\_APP: Can\_EnableIntr() API test

CAN\_APP: Successfully Enabled TOO interrupt CAN\_APP: Successfully Enabled PEA interrupt

CAN\_APP: Can\_GetIntrStatus() API test

**CAN\_APP:** No error event occured

CAN\_APP: Can\_ClearIntrStatus() API test CAN\_APP: Interrupt Status Clear Successful

CAN\_APP: Can\_DisableIntr() API test

CAN\_APP: Successfully Disable TOO interrupt CAN\_APP: Successfully Disable PEA interrupt CAN\_APP: Can\_RegisterReadback() API test CAN\_APP: Can\_RegisterReadback Successful

TI Confidential - NDA Restrictions Revision: 23

Page 50 of 85



CAN\_APP: Safety Diagnostic API functionality test for controller MCAN 2

CAN\_APP: Can\_EnableIntr() API test

CAN\_APP: Successfully Enabled TOO interrupt CAN\_APP: Successfully Enabled PEA interrupt

CAN\_APP: Can\_GetIntrStatus() API test

CAN\_APP: No error event occured

CAN\_APP: Can\_ClearIntrStatus() API test CAN\_APP: Interrupt Status Clear Successful

CAN\_APP: Can\_DisableIntr() API test

CAN\_APP: Successfully Disable TOO interrupt CAN\_APP: Successfully Disable PEA interrupt CAN\_APP: Can\_RegisterReadback() API test CAN\_APP: Can\_RegisterReadback Successful

CAN Stack Usage: 2836 bytes CAN\_APP: CAN Test Passed!!!

## 7.6 **1.7.6. GPT**

Sample Log

J7200

TI Confidential - NDA Restrictions Revision: 23

Page 51 of 85



| GPT_APP: Building Interrupt List !!! GPT_APP: Variant - Post Build being used !!! GPT_APP: Interrupt List Completed !!!                                                                    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPT_APP: Sample Application - STARTS !!! GPT_APP: Variant - Post Build being used !!!                                                                                                      |
| GPT_APP GPT MCAL Version Info GPT_APP GPT_APP GPT_APP Vendor ID : 44 GPT_APP Module ID : 100 GPT_APP SW Major Version : 2 GPT_APP SW Minor Version : 0 GPT_APP SW Patch Version : 0        |
| GPT_APP  GPT_APP: GPT Channel 11 configuration register values  GPT_APP TIMER_TIDR : 0x50003900  GPT_APP TIMER_TTGR : 0xffffffff  GPT_APP TIMER_TSICR : 0x0  GPT_APP TIMER_TIOCP_CFG : 0xa |

TI Confidential - NDA Restrictions

Revision: 23
Page 52 of 85



GPT\_APP TIMER\_TCLR : 0x0

**GPT\_APP:** Running GPT Test for channel 11

-----

**GPT\_APP:** Enabled notification for channel [11]

GPT\_APP: Started Timer Channel [11]
GPT\_APP: Elapsed Time Value = adb42

GPT\_APP: Wait for notification(approx. 6 seconds)
GPT\_APP: GPT Notification received for channel 11!!!

**GPT\_APP:** Disable channel notification for this channel

TI Confidential - NDA Restrictions Revision: 23



```
GPT_APP: Stopped for channel 11
GPT_APP: Enable wakeup for this channel
GPT_APP: Started timer channel [11]
GPT_APP: check if this channel is wakeup source for any wakeup event
EcuM: Wakeup event received for wakeupSource =0!!!
GPT_APP: Woken up for channel [11]
GPT_APP: Stop timer
GPT_APP: GPT example passed for channel =11 !!!
GPT_APP-----
GPT_APP: GPT Channel 6 configuration register values
GPT_APP TIMER_TIDR
                     : 0x50003900
GPT_APP TIMER_TTGR : 0xffffffff
GPT_APP TIMER_TSICR : 0x0
GPT_APP TIMER_TIOCP_CFG : 0xa
GPT_APP TIMER_TCLR : 0x0
-----
GPT_APP: Running GPT Test for channel 6
-----
GPT_APP: Enabled notification for channel [6]
GPT_APP: Started Timer Channel [6]
GPT_APP: Elapsed Time Value = adafa
GPT_APP: Wait for notification(approx. 6 seconds)
GPT_APP: GPT Notification received for channel 6!!!
```

TI Confidential - NDA Restrictions

Revision: 23

Page 54 of 85



**GPT\_APP:** Disable channel notification for this channel

GPT\_APP: Wait till timer overflows, no notification should be received

GPT\_APP: Time Elapsed Value = 0x3692e8
GPT\_APP: Time Remaining Value = 0x8ae36fa
GPT\_APP: Waiting for timer to overflow

**GPT\_APP:** Overflow happened no notification received



```
GPT_APP: Stopped for channel 6
GPT_APP: Enable wakeup for this channel
GPT_APP: Started timer channel [6]
GPT_APP: check if this channel is wakeup source for any wakeup event
EcuM: Wakeup event received for wakeupSource =0!!!
GPT_APP: Woken up for channel [6]
GPT_APP: Stop timer
GPT_APP: GPT example passed for channel =6 !!!
GPT_APP-----
GPT_APP: GPT Channel 9 configuration register values
GPT_APP TIMER_TIDR
                     :0x50003900
GPT_APP TIMER_TTGR : 0xffffffff
GPT_APP TIMER_TSICR : 0x0
GPT_APP TIMER_TIOCP_CFG : 0xa
GPT_APP TIMER_TCLR : 0x0
-----
GPT_APP: Running GPT Test for channel 9
-----
GPT_APP: Enabled notification for channel [9]
GPT_APP: Started Timer Channel [9]
GPT_APP: Elapsed Time Value = adafa
GPT_APP: Wait for notification(approx. 6 seconds)
GPT_APP: GPT Notification received for channel 9!!!
```

TI Confidential - NDA Restrictions

Revision: 23

Page 56 of 85



**GPT\_APP:** Disable channel notification for this channel

GPT\_APP: Wait till timer overflows, no notification should be received

GPT\_APP: Time Elapsed Value = 0x3692b8 GPT\_APP: Time Remaining Value = 0x8ae3757 GPT\_APP: Waiting for timer to overflow

**GPT\_APP:** Overflow happened no notification received

TI Confidential - NDA Restrictions Revision: 23

Page 57 of 85



```
GPT_APP: Stopped for channel 9
GPT_APP: Enable wakeup for this channel
GPT_APP: Started timer channel [9]
GPT_APP: check if this channel is wakeup source for any wakeup event
EcuM: Wakeup event received for wakeupSource =0!!!
GPT_APP: Woken up for channel [9]
GPT_APP: Stop timer
GPT_APP: GPT example passed for channel =9 !!!
GPT_APP-----
GPT_APP: GPT Channel 15 configuration register values
                     :0x50003900
GPT_APP TIMER_TIDR
GPT_APP TIMER_TTGR : 0xffffffff
GPT_APP TIMER_TSICR : 0x0
GPT_APP TIMER_TIOCP_CFG : 0xa
GPT_APP TIMER_TCLR : 0x0
-----
GPT_APP: Running GPT Test for channel 15
-----
GPT_APP: Enabled notification for channel [15]
GPT_APP: Started Timer Channel [15]
GPT_APP: Elapsed Time Value = b261e
GPT_APP: Wait for notification(approx. 6 seconds)
GPT_APP: GPT Notification received for channel 15!!!
```

TI Confidential - NDA Restrictions

Revision: 23

Page 58 of 85



**GPT\_APP:** Disable channel notification for this channel

GPT\_APP: Wait till timer overflows, no notification should be received

GPT\_APP: Time Elapsed Value = 0x3728f1
GPT\_APP: Time Remaining Value = 0x8ada11b
GPT\_APP: Waiting for timer to overflow

GPT\_APP: Overflow happened no notification received



```
GPT_APP: Stopped for channel 15
GPT_APP: Enable wakeup for this channel
GPT_APP: Started timer channel [15]
GPT_APP: check if this channel is wakeup source for any wakeup event
EcuM: Wakeup event received for wakeupSource =0!!!
GPT_APP: Woken up for channel [15]
GPT_APP: Stop timer
GPT_APP: GPT example passed for channel =15!!!
GPT_APP-----
GPT_APP: GPT Channel 17 configuration register values
                     :0x50003900
GPT_APP TIMER_TIDR
GPT_APP TIMER_TTGR : 0xffffffff
GPT_APP TIMER_TSICR : 0x0
GPT_APP TIMER_TIOCP_CFG : 0xa
GPT_APP TIMER_TCLR : 0x0
-----
GPT_APP: Running GPT Test for channel 17
-----
GPT_APP: Enabled notification for channel [17]
GPT_APP: Started Timer Channel [17]
GPT_APP: Elapsed Time Value = b261e
GPT_APP: Wait for notification(approx. 6 seconds)
GPT_APP: GPT Notification received for channel 18!!!
```

TI Confidential - NDA Restrictions

Revision: 23

Page 60 of 85



**GPT\_APP:** Disable channel notification for this channel

GPT\_APP: Wait till timer overflows, no notification should be received

GPT\_APP: Time Elapsed Value = 0x372903 GPT\_APP: Time Remaining Value = 0x8ada109

**GPT\_APP:** Waiting for timer to overflow

**GPT\_APP:** Overflow happened no notification received

**GPT\_APP: Stopped for channel 17** 

GPT\_APP: Enable wakeup for this channel GPT\_APP: Started timer channel [17]

GPT\_APP: check if this channel is wakeup source for any wakeup event

EcuM: Wakeup event received for wakeupSource =0!!!

**GPT\_APP:** Woken up for channel [17]

**GPT\_APP: Stop timer** 

GPT\_APP: GPT example passed for channel =17 !!!

GPT\_APP: GPT example Completed !!!
GPT\_APP: GPT Stack Usage 2864 bytes

**GPT\_APP: GPT Test Passed!!!** 

#### 7.7 **1.7.7. PWM**

#### **Example Application**

PwmApp\_Gpt

J7200 EVM

TI Confidential - NDA Restrictions Revision: 23



The timer pins J5F Pin F15 can be probed to check the output PWM signals,

#### PwmApp\_Epwm

The ePWM in Main domain test pin 11 or 2 on GESI board (A or B) on J7200 EVM can be probed to check the output PWM signals. These pins will change based on the EVM used.

### 7.7.1 **1.7.7.1. PWM\_GPT**

#### Sample Log

J7200

PWM\_APP\_GPT: Sample Application - STARTS !!!
PWM\_APP\_GPT: Variant - Pre Compile being used !!!

PWM\_APP\_GPT: PWM CHANNEL 10 configuration Register Readback values

PWM\_APP\_GPT: PWM\_REV : 0x50003900
PWM\_APP\_GPT: PWM\_TTGR : 0xffffffff
PWM\_APP\_GPT: PWM\_TMSYNCTRL : 0x0
PWM\_APP\_GPT: PWM Channel Initialized

PWM\_APP\_GPT: PWM Duty cycle: 50 Percent, PWM Period: 1 sec

PWM\_APP\_GPT: Probe TIMER in Main domain(J5F Pin F15)in J7200 EVM

TI Confidential - NDA Restrictions Revision: 23

Page 62 of 85



PWM\_APP\_GPT: This example waits for 10 seconds please probe

PWM\_APP\_GPT: Changing the Duty cycle from 50 Percent to 80 Percent

PWM\_APP\_GPT: This example waits for 10 seconds Please probe

PWM\_APP\_GPT: Setting Output to Idle state

PWM\_APP\_GPT: This example waits for 10 seconds Please probe

PWM\_APP\_GPT: Changing PWM Period from 1s to 500 ms and Duty Cycle to 50%

PWM\_APP\_GPT: This example waits for 10 seconds Please probe

PWM\_APP\_GPT: This example waits for 10 seconds please probe

PWM\_APP\_GPT: Pwm Isr Count: 20

WM\_APP\_GPT: Disabling Notifications for PWM channel

PWM\_APP\_GPT: PWM De-initialized

PWM\_APP\_GPT: Pwm Stack Usage 2756 bytes

PWM\_APP\_GPT: PWM Test Passed!!!

### 7.7.2 **1.7.7.2. PWM\_EPWM**

Sample Log

J7200

TI Confidential - NDA Restrictions Revision: 23



```
PWM_APP_EPWM: Sample Application - STARTS !!!
PWM_APP_EPWM: EPWM being used with Channel # 1!!!
PWM_APP_EPWM: Variant - Pre Compile being used !!!
PWM_APP_EPWM: PWM Channel Initialized
PWM_APP_EPWM: PWM Duty cycle: 60 Percent, 1000Hz
PWM_APP_EPWM: PWM CHANNEL 1 configuration Register Readback values
PWM_APP_EPWM: EPWM_TBCTL
                                    :0x8032
PWM_APP_EPWM: EPWM_TBPHS
                                    : 0x0
PWM_APP_EPWM: EPWM_TBCNT
                                 : 0x4b7f
PWM_APP_EPWM: EPWM_AQCTLA
                                 : 0xf2
PWM_APP_EPWM: EPWM_AQCTLB
                                     : 0xf02
                                 :0x0
PWM_APP_EPWM: EPWM_DBCTL
PWM_APP_EPWM: EPWM_TZSEL
                                    : 0x0
PWM_APP_EPWM: EPWM_TZCTL
                                    :0x0
PWM_APP_EPWM: EPWM_PCCTL
                                 : 0x0
PWM_APP_EPWM: EPWM_TBSTS
                                 : 0x1
PWM_APP_EPWM: EPWM_TBPRD
                                 : 0xf424
PWM_APP_EPWM: EPWM_AQSFRC
                                 : 0xd2
PWM_APP_EPWM: EPWM_AQSCFRC
                                  : 0x0
PWM_APP_EPWM: EPWM_Agsfrc
                                :0x0
PWM_APP_EPWM: EPWM_Aqsfrc
                                :0x0
PWM_APP_EPWM: EPWM_Aqsfrc
                                :0x0
PWM_APP_EPWM: Probe EPWM in Main domain(Test Connector Pin 11 or 2 on GESI Board (A or B) )in J721E EVM and J7200 EVM
```

TI Confidential - NDA Restrictions Revision: 23

Page 64 of 85



PWM\_APP\_EPWM: This example waits for 30 seconds please probe

PWM\_APP\_EPWM: Changing the Duty cycle from to 60 to 80 percent PWM\_APP\_EPWM: This example waits for 30 seconds Please probe

PWM\_APP\_EPWM: Changing the Duty cycle to 100 Percent

PWM\_APP\_EPWM: This example waits for 10 seconds Please probe

PWM\_APP\_EPWM: Setting Output to Idle state

PWM\_APP\_EPWM: This example waits for 10 seconds Please probe

PWM\_APP\_EPWM: Changing Frequency from 1kHz to 10KHz and Duty Cycle to 50%

PWM\_APP\_EPWM: period is set to 6250

PWM\_APP\_EPWM: This app again waits for 30 seconds please probe

PWM\_APP\_EPWM: Pwm Isr Count: 300000

PWM\_APP\_EPWM: App Run time: 8460830 micro secs

WM\_APP\_EPWM: Disabling Notifications for PWM channel

PWM\_APP\_EPWM: Changing Frequency from 10kHz to 1.25MHz and Duty Cycle to 40.5%

PWM\_APP\_EPWM: period is set to 50

PWM\_APP\_EPWM: This app again waits for 30 seconds please probe

PWM\_APP\_EPWM: Pwm Stack Usage 2772 bytes

PWM\_APP\_EPWM: PWM Test Passed!!!

TI Confidential - NDA Restrictions Revision: 23

Page 65 of 85



# 7.8 1.7.8. CDDIPC

#### **Interrupt to ISR mapping**

The following table lists the interrupt details, required for applications to register ISR to receive interrupt on the core that hosts MCAL/IPC J721E / J7200 / J721S2:

CDD IPC Example on MCU 10 (deprecated because baremetal IPC app cant be supported on MCU 10)
Please note the SCI Client / DMSC Firmware API are invoked to route interrupt to MCU 10 (via routers or no routers)

Note: Remote core Application on MPU 1\_0 Core is deprecated because FreeRTOS is not supported on that core.

| Host Core | Remote Core | Cluster | User | Int No on MCU 10 | Comments                    |
|-----------|-------------|---------|------|------------------|-----------------------------|
| MCU 1 0   | MCU 2 0     | 7       | 0    | 377              | ISR Cdd_IpcIrqMbxFromMcu_20 |
| MCU 1 0   | MCU 2 1     | 7       | 0    | 377              | ISR Cdd_IpcIrqMbxFromMcu_21 |

 $\ensuremath{\mathsf{J721E}}$  /  $\ensuremath{\mathsf{J7200}}$  /  $\ensuremath{\mathsf{J721S2}}$  : CDD IPC Example on MCU 21



| Host Core | Remote Core | Cluster | User | Int No on MCU 10 | Comments                    |
|-----------|-------------|---------|------|------------------|-----------------------------|
| MCU 2 1   | MCU 2 0     | 7       | 0    | 377              | ISR Cdd_lpclrqMbxFromMcu_20 |

J721E: CDD IPC Example for LINUX host (MPU 10)

| Host Core | Remote Core | Cluster | User | Int No on MCU 10 | Comments                    |
|-----------|-------------|---------|------|------------------|-----------------------------|
| MCU 2 1   | MPU 1 0     | 7       | 0    | 248              | ISR Cdd_IpcIrqMbxFromMpu_10 |

### Running the example application via CCS

# J721E / J7200 / J721S2

• MCU 2 1

The steps below allows one to run example application on J7200 EVM



Steps to run

MCU 2 1 with Linux Host

MCU 1 0 with Linux Host

### Sample Log

J7200 - MCU 1 0 Linux communication

J7200 - MCU 2 1 Linux communication

J7200 - MCU 2 1



```
CDD_IPC_APP:
CDD_IPC_APP: Sample Application - STARTS!!!
CDD_IPC_APP: CDD IPC MCAL Version Info
CDD_IPC_APP :-----
CDD_IPC_APP: Vendor ID
                           : 44
CDD_IPC_APP: Module ID
                           : 255
CDD_IPC_APP: SW Major Version : 2
CDD_IPC_APP: SW Minor Version : 0
CDD_IPC_APP: SW Patch Version : 0
CDD_IPC_APP:
CDD_IPC_APP: Sample Application - STARTS!!!
CDD_IPC_APP: Received ti.ipc4.ping-pong as ctrl MSG from MCU 2 0
CDD_IPC_APP: Received ping 0 Iteration 10 from MCU 2 0
CDD_IPC_APP: Received ping 1 Iteration 9 from MCU 2 0
CDD_IPC_APP: Received ping 2 Iteration 8 from MCU 2 0
CDD_IPC_APP: Received ping 3 Iteration 7 from MCU 2 0
CDD_IPC_APP: Received ping 4 Iteration 6 from MCU 2 0
CDD_IPC_APP: Received ping 5 Iteration 5 from MCU 2 0
CDD_IPC_APP: Received ping 6 Iteration 4 from MCU 2 0
CDD_IPC_APP: Received ping 7 Iteration 3 from MCU 2 0
CDD_IPC_APP: Received ping 8 Iteration 2 from MCU 2 0
CDD_IPC_APP: Received ping 9 Iteration 1 from MCU 2 0
CDD IPC APP:-----
CDD_IPC_APP :: IPC Channel 3 configuration register values
CDD_IPC_APP: MAILBOX_REVISION
                                   : 0x66fc8900
CDD_IPC_APP: MAILBOX_SYSCONFIG
                                    : 0x0
                                  : 0x0
CDD_IPC_APP: MAILBOX_IRQ_EOI
CDD_IPC_APP: MAILBOX_MESSAGE
                                   : 0x0
CDD_IPC_APP: MAILBOX_FIFOSTATUS
                                   : 0x0
CDD_IPC_APP: MAILBOX_MSGSTATUS
                                     : 0x0
CDD_IPC_APP: MAILBOX_IRQSTATUS_RAW: 0xaaaaaaaa
CDD_IPC_APP: MAILBOX_IRQSTATUS_CLR : 0x0
CDD IPC APP: MAILBOX IROFNABLE CLR : 0x400
```



# 7.9 1.7.9. FLS

#### **Constraints:**

**Feature Combination Constraints-**

- If operating in XIP mode, dacEnable has to be enabled, and Interrupt mode has to be set to STD\_OFF. For J7200-EVM, PHY mode has to be disabled for XIP enable flag to work.
- On J7200, write and erase is not functional in DAC mode. Only Read is possible in DAC mode. Please use INDAC mode for writing and erasing flash for J7200.

Example Log for J7200

FLS\_APP\_DAC

TI Confidential - NDA Restrictions Revision: 23

Page 70 of 85



Vendor ID: 44
Module ID: 92
SW Major Version: 2
SW Minor Version: 0
SW Patch Version: 0

FLS\_APP\_DAC: DATA SIZE TEST is 0x100000

FLS\_APP\_DAC: Offset is 0x0 FLS\_APP\_DAC: Reading

FLS\_APP\_DAC: Job Processing in Progress.

FLS\_APP\_DAC: Job Ends: SUCCESS

FLS\_APP\_DAC:

Read 1048576 bytes at transfer rate 68451 Kbps

FLS\_APP\_DAC: Reading

**FLS\_APP\_DAC:** Job Processing in Progress.

FLS\_APP\_DAC: Job Ends: SUCCESS

FLS\_APP\_DAC:

Read 1048576 bytes at transfer rate 71593 Kbps

FLS\_APP\_DAC: DONE!

FLS\_APP\_INDAC

TI Confidential - NDA Restrictions Revision: 23



```
FLS_APP_INDAC:
-----FLS Sample Application - STARTS !!! ------
FLS_APP_INDAC: FLS spi_test Initiating and Starting.
FLS_APP_INDAC: Variant - Pre Compile being used !!!
FLS_APP_INDAC: Configuring Clocks.
FLS_APP_INDAC: Clock Configured at 16666666Hz
FLS MCAL Version Info
Vendor ID
             : 44
Module ID
            : 92
SW Major Version : 2
SW Minor Version : 0
SW Patch Version : 0
FLS_APP_INDAC: DATA SIZE TEST is 0x100000
FLS_APP_INDAC: Offset is 0x0
FLS_APP_INDAC: Writing PHY Tune Data to last sector in memory
FLS_APP_INDAC: Erasing
FLS_APP_INDAC: Job Processing in Progress.
FLS_APP_INDAC: Job Ends: SUCCESS
FLS_APP_INDAC: Blank Checking
FLS_APP_INDAC: Job Processing in Progress.
FLS_APP_INDAC: Job Ends: SUCCESS
FLS_APP_INDAC: Writing
```

TI Confidential - NDA Restrictions

Revision: 23



**FLS\_APP\_INDAC:** Job Processing in Progress.

FLS\_APP\_INDAC: Job Ends: SUCCESS

FLS\_APP\_INDAC: Comparing

FLS\_APP\_INDAC: Job Processing in Progress.

FLS\_APP\_INDAC: Job Ends: SUCCESS

FLS\_APP\_INDAC: Writing PHY Tune Data complete

**FLS\_APP\_INDAC:** Erasing

FLS\_APP\_INDAC: Job Processing in Progress.

FLS\_APP\_INDAC: Job Ends: SUCCESS FLS\_APP\_INDAC: Blank Checking

FLS\_APP\_INDAC: Job Processing in Progress.

FLS\_APP\_INDAC: Job Ends: SUCCESS

**FLS\_APP\_INDAC:** Writing

FLS\_APP\_INDAC: Job Processing in Progress.

FLS\_APP\_INDAC: Job Ends: SUCCESS

FLS\_APP\_INDAC:

Write 1048576 bytes at transfer rate 2847 Kbps

FLS\_APP\_INDAC: Reading

FLS\_APP\_INDAC: Job Processing in Progress.

FLS\_APP\_INDAC: Job Ends: SUCCESS

FLS\_APP\_INDAC:

Read 1048576 bytes at transfer rate 43399 Kbps

FLS\_APP\_INDAC: Comparing

FLS\_APP\_INDAC: Job Processing in Progress.

FLS\_APP\_INDAC: Job Ends: SUCCESS

FLS\_APP\_INDAC:

TI Confidential - NDA Restrictions Revision: 23

Page 73 of 85



Changing mode to DAC FLS\_APP\_INDAC: DONE!

FLS\_app\_xip

TI Confidential - NDA Restrictions Revision: 23

Page 74 of 85



#### FLS\_APP\_XIP:

-----FLS Sample Application - STARTS !!! ------

FLS\_APP\_XIP: Running on J7 VCL

FLS\_APP\_XIP: FLS spi\_test Initiating and Starting. FLS\_APP\_XIP: Variant - Pre Compile being used !!!

FLS\_APP\_XIP: Configuring Clocks.

FLS\_APP\_XIP: Clock Configured at 16666666Hz

#### **FLS MCAL Version Info**

.....

Vendor ID : 44
Module ID : 92
SW Major Version : 2
SW Minor Version : 0
SW Patch Version : 0

TI Confidential - NDA Restrictions Revision: 23

Page 75 of 85



FLS\_APP\_XIP: DATA SIZE TEST is 0x1000

FLS\_APP\_XIP: Offset is 0x0

FLS\_APP\_XIP: Erasing

FLS\_APP\_XIP: Job Processing in Progress.

FLS\_APP\_XIP: Job Ends: SUCCESS

FLS\_APP\_XIP: Blank Checking

FLS\_APP\_XIP: Job Processing in Progress.

FLS\_APP\_XIP: Job Ends: SUCCESS

FLS\_APP\_XIP: Writing

FLS\_APP\_XIP: Job Processing in Progress.

FLS\_APP\_XIP: Job Ends: SUCCESS

FLS\_APP\_XIP: Calling XIP app

MCU1\_0 running

MCU1\_0 reports: All tests have passed

FLS\_APP\_XIP: Returning from XIP app, returned value is 0xFEEDFACE

FLS\_APP\_XIP: Reading

FLS\_APP\_XIP: Job Processing in Progress.

FLS\_APP\_XIP: Job Ends: SUCCESS

FLS\_APP\_XIP: Comparing

FLS\_APP\_XIP: Job Processing in Progress.

FLS\_APP\_XIP: Job Ends: SUCCESS

FLS\_APP\_XIP: DONE!

TI Confidential - NDA Restrictions Revision: 23

Page 76 of 85



### 7.10 1.7.10. ICU

#### **Functional Description:**

The Icu driver uses ECAP module to capture events. There are three ECAP instances available to work with (ECAP0 - ECAP2) on J721E and J7200.

#### Icu Channel ID, Instance mapping and ISR mapping:

The Icu module is implemented using the ECAP instances on the device.

Three ECAP instances are supported by this driver implementation (three instances present in MAIN domain on J721E & J7200). The following table lists the mapping between instance of

ECAP and IcuChannelId of the configurator.

| IcuChannelId | ECAP Instance | Associated ISR (if notification is enabled) |
|--------------|---------------|---------------------------------------------|
| 0            | ECAP0         | Icu_ch0Notify                               |
| 1            | ECAP1         | lcu_ch1Notify                               |
| 2            | ECAP2         | Icu_ch2Notify                               |

### **Build and Running the Example Application:**

TI Confidential - NDA Restrictions Revision: 23



### **Example Application:**

To run the icu\_app:

1. J7200: Uses instance ECAP0 instance and EPWM1 instance User need to connect EPWM output (Pin 2 on J22 on GESI Expansion Board) to ECAP input (TP97 on base Board).

### Example Log

J7200



#### ICU\_APP: Sample Application - STARTS !!! ICU\_APP: ICU MCAL Version Info ICU\_APP: Vendor ID : 44 ICU APP: Module ID : 122 ICU\_APP: SW Major Version : 2 ICU\_APP: SW Minor Version : 0 ICU\_APP: SW Patch Version : 0 ICU\_APP: Variant - Pre Compile being used !!! ICU\_APP: EPWM Channel Initialized ICU\_APP: EPWM Duty cycle: 60 Percent, 1000Hz ICU\_APP: Use EPWM (Pin 2 in J22 on GESI Board) as input to ECAP test point (TP97 on base board) for J7200 EVM ICU\_APP: Edge Detect Mode! ICU\_APP: input state is ICU\_IDLE ICU\_APP: SignalNotification for Double Edge Detection Reached in 1 sec: 2000 ICU\_APP: SignalNotification for Single Edge Detection Reached in 1 sec: 1000 ICU\_APP: input state is ICU\_ACTIVE ICU\_APP: Changing EPWM Frequency from 1000Hz to 25000Hz and Duty Cycle to 50% ICU\_APP: Edge Detect Mode! ICU\_APP: input state is ICU\_IDLE ICU\_APP: SignalNotification for Single Edge Detection Reached in 1 sec: 25002 ICU\_APP: input state is ICU\_ACTIVE ICU\_APP: SignalNotification for after disabling notification Edge Detection Reached: 0 ICU\_APP: Calling Deinit ICU\_APP: Icu Stack Usage 1328 bytes ICU\_APP: ICU Test Passed!!!

TI Confidential - NDA Restrictions Revision: 23



7.11 1.7.11. MCU

**Example Log** 

J7200

TI Confidential - NDA Restrictions Revision: 23

Page 80 of 85



McuApp: Sample Application - STARTS !!!

#### **MCU MCAL Version Info**

-----

Vendor ID: 44

Module ID: 101

SW Major Version: 2

SW Minor Version: 0

SW Patch Version: 0

Module clock request successful !!!

Module clock frequency set. Freq = 19200000 !!!

**MCU Reset Reason:5** 

MCU Reset Reason Raw Value:0x100000

MCU Stack Usage: 2788 bytes MCU\_APP: MCU Test Passed!!!

TI Confidential - NDA Restrictions Revision: 23

Page 81 of 85



# 8 1.8. Build Env:

<TO-D0>

Add info on how to build example with SDK integration



## 9 1.9. Steps to Build in Windows:

By default CORE SDK RTOS JACINTO support to be built in Linux environment. All the required tools (compilers, OS, etc...) are packaged in CORE SDK RTOS, which enables MCUSW to built without any modifications.

The components MCUSW and PDK can be built in windows environment, with right version of tools.

List below details the steps required to build MCAL (MCUSW) examples in windows environment

## 9.1 1.9.1.1. Step 1: Download the windows version of required tools

- CORE SDK RTOS JACINTO source is installed and accessible from windows machine, which would be used to build
- · Download the windows version of the tools
  - XDC download TI Website
  - ARM Compiler TI Website
  - DSP Compiler TI Website
  - Please ensure to download the versions used in CORE SDK RTOS JACINTO
- Create a folder "CORE\_SDK\_RTOS\_JACINTO\_XXYYZZ" where XXYYZZ is release number

## 9.2 1.9.1.2. Step 2: Install tools and copy the components

- Install the downloaded tools in \${Path}/CORE\_SDK\_RTOS\_JACINTO\_XXYYZZ/
  - Ensure the version of downloaded tools match the versions used in CORE SDK RTOS
- Copy the components mcusw and pdk
  - Ensure that the mcusw & pdk naming conventions is same as in CORE SDK RTOS



## 9.3 1.9.1.3. Step 4: Disable generation of cust SBL

- Custom SBL is part of PDK package and relies on Linux based tools
- This requires to be excluded
- In file CORE\_SDK\_RTOS\_JACINTO\_XXYYZZ\pdk\packages\ti\boot\sbl\sbl\_component.mk
- Comment out / delete
  - **sbl\_lib\_cust** from sbl\_LIB\_LIST
  - All statements under # SBL Custom LIB
- Without these steps the PDK library compilation would fail

## 9.4 1.9.1.4. Step 3: Build

• Follow the steps listed in Build to build MCAL examples

# 9.5 1.9.1.5. Examples NOT supported in windows build

| Core    | Examples Not Supported        | Comments                                   |
|---------|-------------------------------|--------------------------------------------|
| MCU 1 0 | Multi-Core Boot Application   | As demo reuqires Linux/QNX, C7x & C66 apps |
| MPU 1 0 | IPC Remote Client Application | Not Yet supported                          |

TI Confidential - NDA Restrictions Revision: 23



| Core    | Examples Not Supported | Comments                                |
|---------|------------------------|-----------------------------------------|
| MCU 1 0 | can_profile_xip_app    | Creation of .bin image is not supported |
| MCU 1 0 | fls_xip                | Creation of .bin image is not supported |

TI Confidential - NDA Restrictions Revision: 23

Page 85 of 85